Issues

Other Journals Published by Timeline Publication Pvt. Ltd.

  • IJECCE
    IJECCE
  • IJEIR
    IJEIR
  • IJAIR
    IJAIR
  • IJAIM
    IJAIM
  • IJRAS
    IJRAS
  • IJISM
    IJISM
  • IJIRES
    IJIRES
  • IJASM
    IJASM
  • IJRIES
    IJRIES

Latest News

  • Submissions open

    "Submissions Open For Vol. 15,Issue 3, May. - June, 2024"

  • Successfully Published

    Volume 15,Issue 2, Mar. - Apr. 2024

  • Send your paper at E-mail:

    submit2ijecce@yahoo.in , submit@ijecce.org

CMOS Layout Design for Improved Latency Sequential Circuits

Sandeep Kumar Tiwari; Vinod Pathak
Microwind layout simulator is use to design the latches and flip flops and to calculates the parametric analysis such as power , switching delays, number of transistors, data and clock frequencies etc. The CMOS layouts are design and simulated for 8 bit asynchronous counter, 16 state mealy sequential circuit, 16 slot first in first out register for 8 bit data, and 4, 8 bit synchronize series connected XOR base CRC generator. The average power dissipation computed for these logic circuits are 22.29 μW, 32.66 μW, 78.12 μW, 60.27 μW and 120μW.
Select Volume / Issues:
Year:
2016
Type of Publication:
Article
Keywords:
TG; FSM; FIFO; Synchronization; CRC
Journal:
IJECCE
Volume:
7
Number:
3
Pages:
176-179
Month:
May
ISSN:
2249-071X
Hits: 1655

Indexed By:

  • 1.gif
  • 01.png
  • 1.png
  • 2.jpg
  • 2.png
  • 3.jpg
  • 3.png
  • 4.jpg
  • 4.png
  • 5.png
  • 6.jpg
  • 6.png
  • 7.jpg
  • 7.png
  • 8.jpg
  • 8.png
  • 9.jpeg
  • 9.jpg
  • 10.jpg
  • 10.png
  • 11.jpg
  • 11.png
  • 12.jpg
  • 12.png
  • 13.png
  • 14.jpg
  • 14.png
  • 15.jpg
  • 16.png
  • 17.jpg
  • 17.png
  • 19.png
  • copernicus.jpg
  • EuroPub-1.png